Thermal resistance modeling of back-end interconnect and intrinsic FinFETs, and transient simulation of inverters with capacitive loading effects

2016 
A two-step pseudo isothermal plane model is used to calculate the thermal resistance of BEOL (Rth, beol). The intrinsic thermal resistances of 14nm FinFETs (Rth0, Device) are extracted with face-up (conventional measurement, heat flow from the channel to substrate) and face-down (flip-chip, heat flow from the channel to metal contact) configurations. Since the free convection of air has a large thermal resistance, the heat flow direction affects Rth0, Device. The face-up Rth0, Device is higher than face-down Rth0, Device. This is more significant for multi-finger FinFETs. The volume of hot spot affects the cooling time. In an inverter, the maximum temperature (Tmax) of pFET is higher than nFET due to the low thermal conductivity of SiGe S/D. Tmax and the high temperature duration can be controlled by the current and output capacitive loading of the inverter. The residual temperature in the channel and the temperatures of M1 layer are found too low to reflect the real device temperature, which may lead to an underestimation of device temperature with transient AC input.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    3
    References
    13
    Citations
    NaN
    KQI
    []