A 40-GHz Mirrored-Cascode Differential Transimpedance Amplifier in 65-nm CMOS

2019 
This paper presents a fully differential transimpedance amplifier (TIA) realized in a standard 65-nm CMOS process, where a novel mirrored-cascode (MC) input configuration is proposed for differential signaling, i.e., an NMOS cascode amplifier with a resistive feedback for negative output and its MC amplifier via an ac-coupling capacitor for positive output. For bandwidth extension, the third-order asymmetric transformers were carefully employed. Measured results of the proposed MC differential (MCD) TIA demonstrate 54-dB $\Omega $ transimpedance gain, 40-GHz bandwidth for 50-fF photodiode capacitance, $19.8-\text{pA}/\sqrt {\mathrm {Hz}}$ average noise current spectral density, ±10-ps group delay variation, and 55.2-mW power consumption. Eye diagrams for 32 Gb/s 2 15 –1 pseudo random binary sequence (PRBS) were measured with the input currents of 100–1.5 mApp. The chip occupies the area of 0.6 mm 2 including I/O pads.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    13
    References
    9
    Citations
    NaN
    KQI
    []