Design and verification of sensorless BLDC motor start-up logic with FPGA

2016 
This paper shows the Design and implementation of sensorless BLDC motor drive logic with FPGA. In this paper BEMF method was used to detect rotator position and start-up algorithm and implementation were suggested. This system was operated with the supply voltage range up to 24 V atl.5A, 120mNm load.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    2
    References
    3
    Citations
    NaN
    KQI
    []