A High Performance and Low Power Logic CMOS Compatible Embedded 1Mb CBRAM Non-Volatile Macro

2011 
This paper describes the implementation of a low power and high performance embedded non-volatile memory macro utilizing conductive bridging random access memory (CBRAM) in a standard logic CMOS 130nm Process. A 1MBit embedded non-volatile memory (NVM) macro is presented that reduces write power per bit by more than one order of magnitude over state of art flash to less than 5pJ, while write performance is improved from ms range to less than 250ns and read random access time of less than 20ns is demonstrated. Detail building blocks are descried and low energy write operation is demonstrated.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    8
    References
    4
    Citations
    NaN
    KQI
    []