Partially depleted silicon-on-insulator (SOI): a device design/modeling and circuit perspective
2000
This paper reviews the evolution of partially depleted (PD) CMOS SOI technology at IBM. Several aspects of this development leading to successful fabrication of high-performance microprocessors are discussed. They include SOI-specific device design and process modifications; creation of compact device models for circuit simulation (SPICE-like models); and development of circuit styles and strategies employed in the design of CMOS VLSI on PD SOI. Since these strategies address issues and problems that arise on PD SOI circuits such as delay hysteresis and noise margin reduction, they are discussed in detail. Although many aspects of CMOS design pertaining to SOI are covered, emphasis is placed on dynamic and static circuits and high-performance SRAMs.
Keywords:
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
4
References
1
Citations
NaN
KQI