Optimisation Techniques for Static Power Dissipation in VLSI Circuits
2019
In Today’s market, energy consumption to perform any task is of utmost importance. Life of battery operated devices can be enhanced by considering dynamic and leakage power as the primary goal for VLSI circuits. Electronic industries have developed various technologies focussing on size compactness for power reduction. This paper concentrates mainly on static power dissipation. There are eight techniques that are introduced in this paper which lowers the leakage power in the circuit. Paper concentrates on the static power dissipation which is caused by subthreshold voltage and current. Realization of these circuits is done using VLSI designing tool TannerEDA 11.2.
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
0
References
0
Citations
NaN
KQI