Fast Computation of Microscale Temperature Distribution in LSI Chips

2003 
A network method for quickly calculating the temperature distributions in an LSI chip with silicon-on-insulator (SOI) transistors and multi-layered lines has been developed. Its calculation time is less than 1/1000 of that of the finite element method, and its error is within 15%. The developed fast calculation method can be used in the case of more than 300 heating devices and more than 1000 lines in an LSI chip. It is thus a practical tool for designing the optimum layout of devices to prevent local temperature increases in an LSI chip.Copyright © 2003 by ASME
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    0
    References
    0
    Citations
    NaN
    KQI
    []