A manufacturable process integration approach for graphene devices

2013 
Abstract In this work, we propose an integration approach for double gate graphene field effect transistors. The approach includes a number of process steps that are key for future integration of graphene in microelectronics: bottom gates with ultra-thin (2 nm) high-quality thermally grown SiO 2 dielectrics, shallow trench isolation between devices and atomic layer deposited Al 2 O 3 top gate dielectrics. The complete process flow is demonstrated with fully functional GFET transistors and can be extended to wafer scale processing. We assess, through simulation, the effects of the quantum capacitance and band bending in the silicon substrate on the effective electric fields in the top and bottom gate oxide. The proposed process technology is suitable for other graphene-based devices such as graphene-based hot electron transistors and photodetectors.
    • Correction
    • Cite
    • Save
    • Machine Reading By IdeaReader
    32
    References
    22
    Citations
    NaN
    KQI
    []