155 GHz FMCW and Stepped-Frequency Carrier OFDM Radar Sensor Transceiver IC Featuring a PLL With <30 ns Settling Time and 40 fs rms Jitter

2021 
A radar transceiver with two transmitters (TXs) and two receivers (RXs) is reported in 22 nm fully depleted silicon-on-insulator (FDSOI) CMOS. It includes a novel 200 MHz bandwidth 80 GHz phase-locked loop (PLL) based on a single-sideband (SSB) upconverter and an 11 GHz bandwidth phase-frequency detector to achieve >8 GHz locking range with record phase noise of −97, −103, and −113 dBc/Hz at 100 kHz, 1 MHz, and 10 MHz offset, respectively, and rms jitter $P_{\mathrm {SAT}}$ of the power amplifier (PA) in each TX are 5 and 9 dBm, respectively. The IQ amplitude mismatch and phase error of each RX are $P_{\mathbf {out}}$ mismatch between the TXs is < 1 dB. The sensor consumes 1.13 W, with 300 mW by the PLL, 275 mW by the 160 GHz local oscillator (LO)-tree, 190 mW by each TX, and 87.5 mW by each RX.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    18
    References
    0
    Citations
    NaN
    KQI
    []