A Distributed Critical-Path Timing Monitor for a 65nm High-Performance Microprocessor

2007 
A distributed critical-path timing monitor (CPM) is designed as part of the POWER6trade microprocessor in 65nm SOI. The CPM is capable of monitoring timing margin, process variation, localized noise and V DD droop, or clock stability. It tracks critical-path delay to within 3 FO2 delays at extreme operating voltages with a standard deviation less than frac12 an FO2 delay. The CPM detects DC V DD droops greater than 10mV and tracks timing changes greater than 1 FO2 delay.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    4
    References
    175
    Citations
    NaN
    KQI
    []