Superconducting integrated circuit fabrication with low temperature ECR-based PECVD SiO/sub 2/ dielectric films
1995
A superconducting integrated circuit fabrication process has been developed to encompass a wide range of applications such as Josephson voltage standards, VLSI scale array oscillators, SQUIDs, and kinetic-inductance-based devices. An optimal Josephson junction process requires low temperature processing for all deposition and etching steps. This low temperature process involves an electron cyclotron resonance-based plasma-enhanced chemical vapor deposition of SiO/sub 2/ films for interlayer dielectrics. Experimental design and statistical process control techniques have been used to ensure high quality oxide films. Oxide and niobium etches include endpoint detection and controlled overetch of all films. An overview of the fabrication process is presented. >
Keywords:
- Dielectric
- Chemical vapor deposition
- Nuclear magnetic resonance
- Josephson effect
- Superconductivity
- Plasma-enhanced chemical vapor deposition
- Very-large-scale integration
- Physics
- Electronic engineering
- Niobium
- Integrated circuit
- Etching
- Condensed matter physics
- Fabrication
- Electron cyclotron resonance
- Optoelectronics
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
13
References
41
Citations
NaN
KQI