On the study of p-channel thin-film transistors fabricated by SLS ELA crystallization techniques

2009 
Abstract The electrical characterization, in terms of drain current, of SLS ELA p-channel polysilicon TFTs is investigated. The study was based on the DLTS technique. It was found that drain current is governed by trapping/detrapping mechanisms associated to poly-Si/SiO 2 interface states. This fact is in accordance with the results of stretched exponential analysis applied on switch-ON drain current transients. DC hot carrier measurements under worse ageing condition regime were also conducted. Threshold voltage and transconductance variation revealed that hole injection towards the gate oxide is the prevailing mechanism, while poly-Si/SiO 2 interface degradation seems to be minor.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    8
    References
    6
    Citations
    NaN
    KQI
    []