A low power 3D rendering engine with two texture units and 29Mb embedded DRAM for 3G multimedia terminals
2003
A low-power 3D rendering engine with 2 texture units and 29Mb embedded DRAM is designed and integrated into an LSI for portable 3G multimedia terminals. Texture-mapped 3D graphics with perspective-correct address calculation and bilinear MIPMAP filtering can be realized while consuming the low power with the help of clock gating, precision-controlled look-up table dividers, texture address alignment and embedded DRAM. The performance is scalable and it reaches up to 100Mpixels/s and 400 Mtexles/s at 50MHz. The chip is implemented with 0.16/spl mu/m pure DRAM process to reduce the fabrication cost. The logic and DRAM consume 46mm/sup 2/ and 140mW at 33MHz operation. The 3D graphics images are successfully demonstrated by the fabricated chip on the PDA system board.
Keywords:
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
4
References
7
Citations
NaN
KQI