Front to backside alignment for TSV based 3D integration

2013 
The demand of smaller form factors, multifunctional microelectronics and thereby the need for improved electrical performance and reliability is the key driver for the development of 3D technologies with through silicon vias (TSV). Different through silicon via approaches are available and have pros and cons regarding process integration. But in any case a front to backside alignment is necessary regardless if a via first, via middle or via last approach has been chosen. This paper discusses available alignment technologies and strategies which are needed for front to backside alignment on 3D TSV integration examples. Alignment results with a 300mm mask aligner for a 2.5D interposer application and a via last approach are shown. The top side overlay accuracy between filled through silicon vias and the next photoresist layer showed a variation of 3σ = 1.7 μm. The overlay accuracy for the wafer backside between TSV and the first backside photoresist layer was doubled to 3σ = 3.4 μm. The difference was caused by the used alignment method. Furthermore the influence of wafer deformation (warpage / bow) on backside alignment accuracy is discussed for an interposer application.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    6
    References
    0
    Citations
    NaN
    KQI
    []