RMG nMOS 1 st process enabling 10x lower gate resistivity in N7 bulk FinFETs

2015 
A novel RMG process in which the n-type work function metal (nWFM) is deposited first and then selectively removed from the pMOS devices is presented for the first time. The key benefit of this nMOS 1 st process lies in increased gate-fill space which results in about 10× improvement in the pMOS effective gate resistivity at gate lengths (L G ) around 22 nm, an improvement which is predicted by modeling to extend down to L G T ) values in bulk FinFET devices with L G down to 22 nm. Furthermore, selective removal of the nWFM is confirmed physically down to L G ∼16 nm providing further evidence that the process is scalable towards N7 dimensions.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    2
    References
    11
    Citations
    NaN
    KQI
    []