An Ultra-Low Power Subthreshold CMOS RSSI for Wake-Up Receiver

2016 
This paper reports an ultra-low power received signal strength indicator (RSSI) for low frequency (LF) wake-up receiver. Topology theory analysis and subthreshold operation are performed to lower power consumption. Each gain stage of the subthreshold limiting amplifier (LA) employs cascade diode-connected loads to obtain high output impedance while maintaining low power. An offset cancelation circuit with different tail currents, which also operates in the subthreshold region, is employed to reduce the DC offset voltage. Unbalanced source-coupled pairs of subthreshold devices adopted in the full-wave rectification are optimized. A 45dB input dynamic range and a±1dB indicating error are achieved at 125KHz frequency. The prototype occupies an active area of 0.39×0.28mm using CSMC 0.153-μm complementary metal-oxide-semiconductor (CMOS) technology. With a 1.8V supply voltage, the overall current consumption is only 6μA.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    10
    References
    1
    Citations
    NaN
    KQI
    []