Delay Fault Coverage Increasing in Digital Circuits

2013 
Delay faults testing is more and more critical due to huge number of gates and signal lines integrated on a chip. Path delay faults are tested via selected critical paths in a tested digital circuit but some critical paths can be found as untestable based on structure of the circuit. The circuit structure can be modified to increase the number of testable critical paths. Such modification brings added inputs and circuit area overhead. A new technique was proposed for circuit structure modification with the goal to decrease area overhead and number of additional inputs. This technique is based on usability of basic gates instead of multiplexers published till now. This DFT technique reduces the number of added logic gates used as test points involved on disconnected critical paths as previously published works. Evaluation of the proposed technique has been done over some selected benchmark circuits and compared with published results.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    8
    References
    6
    Citations
    NaN
    KQI
    []