Top-down InGaAs nanowire and fin vertical FETs with record performance

2016 
Vertical nanowires and for the first time vertical fins, dry etched from the same lattice matched InGaAs on InP, are used to fabricate MOSFETs. Single and multiple pillar array devices exhibit excellent electrostatics with min SS = 68mV/dec (V DS =0.05V) and max G m = 580µS/µm (V DS =0.4V). These are the first IIIV pillar array devices fabricated with top-down approach. Linear I on scaling with effective width and overall V th uniformity makes this result the first step in assessing the manufacturability of this integration scheme. A reliability analysis puts these vertical MOSFETs in line with other IIIV devices with similar gate stack, indicating that the IIIV etch does not introduce additional interface defects.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    4
    References
    6
    Citations
    NaN
    KQI
    []