Single-inductor four-phase power-clock generator for positive-feedback adiabatic logic gates

2002 
Adiabatic logic families require a power-clock generator (PCG) for the recovery of energy. In this paper a four-phase PCG for positive feedback adiabatic logic with only one external inductor is presented. Closed form results for optimized design are obtained from a simple analysis of the scheme. An error below 7% with respect to simulations confirms the validity of the approach. Comparisons with conventional CMOS systems, functionally similar to the adiabatic ones, show two to four times energy reduction.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    14
    References
    10
    Citations
    NaN
    KQI
    []