Scheduling refinement and memory allocation for low power system

2004 
Multimedia applications integrate more and more functionalities, and a huge capacity of memory is required; as a result power consumption increases and battery lifetime becomes a serious limitation. An other consequence is that the time to realize such systems becomes too long due to this growing complexity. In this paper, some optimizations way to decrease power is presented. It focuses on refinement steps of schedules and system memory to reduce power consumption. In this paper, we present a very promising technique to optimize the trade-off consumption/time for HW/SW co-design by applying: first the dynamic voltage/frequency scaling (DVS/DFS) technique; second an efficient method to found the best distribution of data between internal and external memories in order to decrease the global consumption.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    8
    References
    1
    Citations
    NaN
    KQI
    []