The Design of Bi-CMOS LVDS Output Buffer with ESD Protection Circuit Using 90nm CMOS Technology
2008
This paper presents the design of novel LVDS (Low-Voltage-Differential-Signaling) output buffer for Gb/sper-pin operation using 90 nm CMOS technology. The proposed LVDS driver is designed to reduce chip area, using a novel bipolar transistor switch. The proposed LVDS transmitter is operated at 1.8 V low-power supply. Its maximum data rate is 2.8 Gb/s approximately. Also, the new structural ESD (Electro-Static Discharge) protection device is designed to improve the proposed LVDS driver's ESD protection performance. The proposed device can reduce latch-up phenomenon in normal operating condition. In the measurement result, the proposed ESD clamp has trigger voltage of 3.7 V and holding voltage of 2.3 V. The robustness of the LVDS driver with proposed ESD protection has measured to about 2kV (IEC61000-4-2).
Keywords:
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
7
References
2
Citations
NaN
KQI