Heterogeneous Integration of Vertical GaN Power Transistor on Si Capacitor for DC-DC Converters

2018 
Point of load (PoL) converters are emerging as common solution for industrial applications, telecommunications, server, and aerospace. In this work, a topology is designed for a single stage 48 V to 1 V PoL converter by using new gallium nitride (GaN) devices and integrated silicon capacitors. Various wafer-level packaging concepts such as die-to-wafer bonding, wafer-level thinning, and through-silicon via (TSV) will be presented and discussed based on this topology. Furthermore, two novel devices will be developed and used for the packaging concepts. One is a GaN transistor with vertical channel, which will exhibit significantly lower power losses when switching and converting power. The other is an integrated silicon capacitor with lateral geometry, in which positive and negative electrodes are insulated from the substrate and formed on the same side. Simulation is performed to compare the parasitic inductance from the different concepts. A direct bonding process is shown to provide flexibility in engineering new device geometries and can be exploited to mitigate the electrical parasitics.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    12
    References
    0
    Citations
    NaN
    KQI
    []