A case study: 3-D stacked memory system architecture exploration by ESL virtual platform

2013 
Three-dimensional (3-D) integration promises continuous systemlevel functional scaling beyond the traditional 2-D device-level geometric scaling. It allows stacking memory dies on top of a logic die using through-silicon vias (TSVs) to realize high bandwidth by deploying the vertical connections between functional blocks. In this paper, we present a design strategy using ESL virtual platform to explore 3-D memory architecture for a heterogeneous multi-core system. Based on the virtual platform, designers can rapidly obtain the 3-D stacking interface for better system performance, energy efficiency, and TSV utilization. A feasible stacking architecture and memory interface which meets the design constraints and performance requirements has been evaluated for the target system. Real multimedia H.264 decoding experiments show that the stacking system can achieve about 30% performance improvement and 20% energy saving, compared to the original 2-D system.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    9
    References
    0
    Citations
    NaN
    KQI
    []