A 4GHz 0.73psrms-Integrated-Jitter PVT-Insensitive Fractional-N Sub-Sampling Ring PLL with a Jitter-Tracking DLL-Assisted DTC

2020 
This paper proposes a fractional-N sub-sampling ring PLL employing a jitter-tracking DLL-assisted DTC. The DTC achieves 0.49ps resolution and 0.98LSB rms INL with a dynamic range reduction through multi-phases of the DLL. In addition, an adaptive pulse-width control technique allows the loop BW to be insensitive to PVT, yielding rms -integrated-jitter and 10.2mW power in fractional-N mode.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    0
    References
    0
    Citations
    NaN
    KQI
    []