Thermal Stress Simulation for 3D SiP With TSV Structure Under Unsteady Thermal Loads
2015
3D packaging technology and TSV (Through Silicon Via) technology have been developed to reduce size and improve performance of semiconductor devices. On the other hand, cooling performance is decreased because thermal sources are accumulated and concentrated by chip stacking. In particular, unsteady thermal loads by hot spot, which is steep temperature elevation within a local area, produce damage in stacked semiconductor chips. In this study, temperature elevation in stacked chips and stresses around TSV structure in 3D SiP (Three Dimensional System in Package) are discussed with a large scale and a parallel computing simulator, which was based on FEM (Finite Element Method), under unsteady thermal conditions as hot spot. The level of heat generation was varied and conditions for device operation were suggested. In addition, stresses of Cu-TSV and Si chips are discussed as function of level of heat generation by hot spot to ensure the reliability of 3D SiP.Copyright © 2015 by ASME
Keywords:
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
0
References
1
Citations
NaN
KQI