Low-power Concepts for FPGAs in Applications with limited Energy Resources

2020 
important benefits of FPGAs is their ability for re-configuration and therefore adding a certain degree of flexibility in the field. In the recent years, various research groups investigated partial, dynamic reconfiguration capabilities of FPGAs and confirmed their applicability and suitability in systems with limited hardware and computing resources. However, dedicated power dissipation reduction measures are not featured by low-end designs as development and manufacturing costs take precedence over the extension of battery lifetime. In this paper, different, low-power optimized blocks are integrated into a partial slice and investigated upon the related static power consumption. Key components like LUTs, D-FFs and basic combinational circuitry are subject to power reduction and depict the baseline for further improvements in terms of extended battery runtime. These optimized blocks have been developed in past research work and enhanced by leakage current suppression measures at circuit level. The static power consumption and leakage currents of the newly implemented partial SLICE are evaluated and compared with a commercial baseline design.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    11
    References
    0
    Citations
    NaN
    KQI
    []