Modeling Single-Event Upsets in 65-nm Silicon-on-Insulator Semiconductor Devices
2006
This paper describes a technique for modeling single-event upsets due to ionizing radiation in a partially depleted silicon-on-insulator (SOI) MOSFET device. Two current pulses are used, one connected between the drain and body of the device, and the other connected between the body and source of the device. The physical representation of these two current sources is described in detail. Circuit modeling is verified against drift-diffusion field solver modeling and hardware experiments. The effects of manufacturing variation and operating condition variation on the qCrit of circuit storage elements are explored
Keywords:
- Correction
- Source
- Cite
- Save
- Machine Reading By IdeaReader
15
References
26
Citations
NaN
KQI