A Practical On-board SiC MOSFET Condition Monitoring Technique for Aging Detection

2020 
In this article, an in situ SiC mosfet degradation monitoring method using readily available converter sensors is presented. Device's drain-source resistance in saturation and ohmic regions are employed as aging precursors to, respectively, indicate die and package-related degradations. The presented findings in this article are essential for low-cost and practical early warning systems in power electronics applications. To verify the effectiveness of the proposed method, a number of power-cycling tests are conducted to analyze aging process and fatigue mechanism. Device static parameters are measured throughout accelerated aging tests and the physical causes behind them are discussed in detail. It is shown that the drain-source resistance within saturation region at low gate bias can be used to indicate die-related degradation. Similarly, at full positive gate bias, device on -state drain-source resistance can be used to detect package-related degradation. In order to find out optimal variables such as applied gate bias, pulse duration, etc., a comprehensive single pulse test is conducted and the results are reported. Finally, the proposed degradation monitoring method is experimentally validated in the context of a three-phase inverter considering different sensor configurations and load types.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    26
    References
    10
    Citations
    NaN
    KQI
    []