Quantum mechanical modeling of gate capacitance and gate current in tunnel dielectric stack structures for nonvolatile memory application

2004 
Multilayered dielectric stack structures, with a layered or crested potential profile, have been proposed for use as the tunnel dielectric of nonvolatile memories for fast low-voltage programming and longer charge retention. In this work, self-consistent quantum mechanical (QM) numerical calculations, using an in-house developed charge quantization simulation program, were conducted to analyze the gate tunneling current and capacitance of metal–insulator–semiconductor (MIS) devices with tunnel dielectric stack structures. The self-consistent QM simulator takes into account polysilicon depletion, quantization effects on the carrier density, and wave penetration effects. The gate current density–gate voltage (Jg–Vg) simulation uses a recursive method for calculating the transmission probability through the dielectric stack structure. The physical model was used to fit with capacitance–voltage and Jg–Vg measurements on MIS devices with different single-layer dielectric and multilayered dielectric stack struc...
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    27
    References
    3
    Citations
    NaN
    KQI
    []