Automatic configuration generation for a SOC co-verification technology based FPGA functional test system

2009 
A FPGA-under-test has to be configured before it is tested. However, traditional configuration for a FPGA-under-test is time consuming due to the fact that the configuration has to be conducted manually many times until each resource of FPGA is not left behind. Automatic configuration generation for a FPGA-under-test implemented by an in-house SOC co-verification technology based FPGA functional test system is proposed and presented in the paper. Software side will dispatch configuration order to hardware side, while hardware side will produce configuration timing and inform software side the FPGA-under-test is available. Configuration bit-stream data will be transmitted to hardware side. Depending on the information of status register of configuration module, software part can determine whether configuration has been implemented or not. Experimental result demonstrates that it only takes about 1.5 seconds for one configuration.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    5
    References
    1
    Citations
    NaN
    KQI
    []