Short paper VHDL Conception and implementation on FPGA of (15,k,d) Reed-Solomon code
2005
and key words The Reed Solomon code is a detecting corrective code, which play a very important role for the digital transmission. We propose in this paper a design and implementation with VHDL langage description. The implementation is realized on a FPGA of Xilinx. The proposed architecture has throughput of 80 Mbps with a frequency of 20 MHZ, and a surface of 1308 CLBs.
Keywords:
- Correction
- Cite
- Save
- Machine Reading By IdeaReader
0
References
0
Citations
NaN
KQI