A 15-bit 30-MS/s 145-mW three-step ADC for imaging applications

2006 
This paper describes the design and realization of a 15-bit 30-MS/s three-step ADC for imaging applications with a peak-to-peak signal to rms noise ratio (DR pp ) of 85 dB. The offsets of the residue amplifiers are independently background calibrated. The ADC is realized in single-poly, 0.18-mum CMOS, measures 1.4 mm 2 , and dissipates 145 mW from 1.8-V and 3.3-V supplies
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    11
    References
    20
    Citations
    NaN
    KQI
    []