Targeted processor architecture for embedded real-time control using δ-operator

2011 
Control engineers are constantly faced with the challenges in working under time and economical constraints to develop efficient processors in term of speed and size. In light of this, recent developments have seen the advance of System-on-Chip (SoC) solutions which embed all the features of a control system processor onto a single chip. Even recent developments have seen the use of Field Programmable Gate Arrays (FPGAs) allied with simulation software to provide a System-on-Programmable-Chip (SoPC) solution which allows for rapid prototyping, modification, and upgrading of control systems. This paper presents a targeted processor architecture aimed at realizing a controller structure implemented using the δ-operator. By utilizing simulation software and the flexible nature of FPGA prototyping, an optimized Control System Processor (CSP) with an accurate arithmetic model is presented which can be reprogrammed for a variety of control applications.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    14
    References
    0
    Citations
    NaN
    KQI
    []