Comparative study of sub-Vt SRAM bitcells based on noise-margin-aware design

2018 
Various bitcells were proposed for sub-threshold (sub-Vt) SRAM design with bit interleaving to deal with multi-bit soft errors. Each proposed bitcell uses its own design strategy, where the half-select issue in bit-interleaved cells has been addressed with distinct tradeoffs. However, a design strategy for one cell may not be practical for another, and it is not trivial to compare these cells just by re-designing them with a specific flow. This paper presents a comparative analysis and design of state-of-the-art bit-interleaved SRAM bitcells with a noise-margin-(NM-) aware design approach, which accounts the NM demand in addition to minimizing the cell area. We also disclose complete bitcell design flows, beginning from step-by-step transistor sizing, noise margin evaluation, to the exploration of the minimum operating voltage (Vmin).
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    4
    References
    1
    Citations
    NaN
    KQI
    []