A High Performance CMOS Readout Integrated Circuit For IRFPA

2008 
ABSTRACT A high performance, 128×128 pixel, snapshot Readout Integrated Circuit (ROIC) for IRFPA has been fabricated with 0.5µm Double Poly Double Metal (DPDM) n-well CMOS process. The pixel cell circuit uses an improved direct injection structure with only four transistors to maintain large enough integration capacitror. One pixel cell occupies an area of 50×50µm 2 . Each row’s pixel signals are readout to the column amplifiers row by row in parallel, while the column amplifiers are reset after each row’s pixel signals are readout. The whole pixel cells are reset wholly after a frame signals are all readout. The ROIC structure also provides dynamic image transpositionxinyuanjing xinyuanjing xi (Invert, Revert) function to support a wide range of system requirements. It still has a build-in temperature sensor to detect the temperature of the chip. The measurement results show that the readout chip works well at both room temperature and 77K with 5V supply voltage. The fabricated chip has a maximum charge storage capacity of 6.48×10
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    4
    References
    0
    Citations
    NaN
    KQI
    []