language-icon Old Web
English
Sign In

Logic optimization

With the advent of logic synthesis, one of the biggest challenges faced by the electronic design automation (EDA) industry was to find the best netlist representation of the given design description. While two-level logic optimization had long existed in the form of the Quine–McCluskey algorithm, later followed by the Espresso heuristic logic minimizer, the rapidly improving chip densities, and the wide adoption of HDLs for circuit description, formalized the logic optimization domain as it exists today.

[ "Digital electronics", "Logic synthesis", "Fair computational tree logic", "Depletion-load NMOS logic", "High Threshold Logic", "universal logic modules", "Adiabatic circuit" ]
Parent Topic
Child Topic
    No Parent Topic